元件 次系統 自動控制 |
最新動態
|
產業快訊
|
結論
本文論述的Z2-FET DGP首次採用最先進的FDSOI製造技術。DC實驗結果很有說服力。薄膜厚度對於能否正常工作十分重要。本文討論了性能相同的互補型元件。同時還討論了製程的影響。Z2-FET DGP可用作邏輯開關,因為具有滯回,可用於研發1T-DRAM記憶體。最後,在GP-P旁邊增加一個GP-N層,可提升元件的功能性,使Z2-FET DGP的觸發電壓Vt1高於標準Z2-FET。這使Z2-FET DGP可以替代採用先進FDSOI技術的ESD保護元件。
(本文作者H.El Dirani(1,2)、P.Fonteneau1,Y.Solaro(2)、P.Ferrari(2)、S.Cristoloveanu(2)於(1)意法半導體,Crolles,France及(2)Univ.Grenoble Alpes, CNRS, IMEP-LAHC, F-38000 Grenoble, France)
參考文獻
[1] N. Planes, O. Weber, et al. , “28nm FDSOI technology platform for high-speed low-voltage digital applications,” Dig. Tech. Pap. - Symp. VLSI Technol., vol. 33, no. 4, pp. 133–134, 2012.
[2] O. Faynot, F. Andrieu, O. Weber, et al. , “Planar fully depleted SOI technology: A powerful architecture for the 20nm node and beyond,” Tech. Dig. - Int. Electron Devices Meet. IEDM, pp. 50–53, 2010.
[3] O. Weber, E. Josse, F. Andrieu, et al., “14nm FDSOI Technology for High Speed and Energy Efficient Applications,” VLSI, pp. 14–15, 2014.
[4] F. Raissi, “A brief analysis of the field effect diode and breakdown transistor,” IEEE Trans. Electron Devices, vol. 43, no. 2, pp. 362–365, 1996.
[5] Y. Yang, A. Gangopadhyay, Q. Li, and D. E. Ioannou, “Scaling of the SOI Field Effect Diode (FED) for memory application,” 2009 Int. Semicond. Device Res. Symp. ISDRS ’09, pp. 9–10, 2009.
[6] N. Manavizadeh, et al., “Performance assessment of nanoscale field-effect diodes,” IEEE Trans. Electron Devices, vol. 58, no. 8, pp. 2378–2384, 2011.
[7] J. Wan, S. Cristoloveanu, C. Le Royer, and a. Zaslavsky, “A feedback silicon-on-insulator steep switching device with gate-controlled carrier injection,” Solid. State. Electron., vol. 76, pp. 109–111, 2012.
[8] H. El Dirani, Y. Solaro, P. Fonteneau, P. Ferrari, and S. Cristoloveanu, “Sharp-Switching Z2-FET Device in 14 nm FDSOI Technology,” ESSDERC Conf. , pp. 250–253, 2015.
[9] H. El Dirani, Y. Solaro, P. Fonteneau, et al., “A Band-Modulation Device in Advanced FDSOI Technology?: Sharp Switching Characteristics,” Solid. State. Electron, accepted, 2016.
[10] Y. Solaro, J. Wan, et al., “Z2-FET: A promising FDSOI device for ESD protection,” Solid. State. Electron., vol. 97, pp. 23–29, 2014.
[11] H. El Dirani, Y. Solaro, P. Fonteneau, et al., “A Sharp-Switching Gateless Device (Z3-FET ) in Advanced FDSOI Technology,” EUROSOI-ULIS Conf., pp 131-134, 2016.
[12] Y. Solaro, P. Fonteneau, et al., “Solid-State Electronics A sharp-switching device with free surface and buried gates based on band modulation and feedback mechanisms,” Solid State Electron., vol. 116, pp. 8–11, 2016.
[13] Y. Solaro, P. Fonteneau, et al., “Innovative ESD protections for UTBB FD-SOI technology,” Tech. Dig. - Int. Electron Devices Meet. IEDM, pp. 180–183, 2013.
[14] S. Cao, A. a. Salman, et al., “Design and characterization of ESD protection devices for high-speed I/O in advanced SOI technology,” IEEE Trans. Electron Devices, vol. 57, no. 3, pp. 644–653, 2010.
[15] A Dray, N. Guitard, P. Fonteneau, et al., “ESD design challenges in 28nm hybrid FDSOI/Bulk advanced CMOS process,” Electr. Overstress/Electrostatic Disch. Symp. (EOS/ESD), 2012 34th, no. 1, pp. 1–7, 2012.
[16] Y. Yang, A. A. Salman, D. E. Ioannou, and S. G. Beebe, “Design and optimization of the SOI field effect diode (FED) for ESD protection,” Solid. State. Electron., vol. 52, no. 10, pp. 1482–1485, 2008.
[17] A. Z. Badwan, S. Member, Z. Chbili, S. Member, Y. Yang, A. A. Salman, Q. Li, and D. E. Ioannou, “SOI Field-Effect Diode DRAM Cell?: Design and Operation,” vol. 34, no. 8, pp. 1002–1004, 2013.
[18] J. Wan, C. Le Royer, A. Zaslavsky, S. Cristoloveanu, and C. Le Royer, “A Compact Capacitor-Less High-Speed DRAM Using Field Effect-Controlled Charge Regeneration,” Electron Device Lett. IEEE, vol. 33, no. 2, pp. 179–181, 2012.
[19] J. Wan, C. Le Royer, A. Zaslavsky, and S. Cristoloveanu, “Progress in Z2-FET 1T-DRAM: Retention time, writing modes, selective array operation, and dual bit storage,” Solid. State. Electron., vol. 84, pp. 147–154, 2013.
[20] C. Suarez-segovia, C. Leroux, et al., “Effective work function engineering by sacrificial lanthanum diffusion on HfON - based 14 nm NFET devices,” ESSDERC Conf., pp. 246–249, 2015.
|
||||||||||
|
|
|
|
|
|
||||||||||||
|
|